DocumentCode :
3498209
Title :
Multiplier design utilizing improved column compression tree and optimized final adder in CMOS technology
Author :
Oklobdzija, Vojin G. ; Villeger, David
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Davis, CA, USA
fYear :
1993
fDate :
1993
Firstpage :
209
Lastpage :
212
Abstract :
The authors discuss improvements in bit reduction techniques and a final adder which is optimized for the uneven signal arrival profile in a CMOS multiplier. Different architectures of the column compression counters and carry propagate adders which take advantage of the speed of the carry signal are considered. The configuration of column compression counters is optimized in order to reduce the longest signal path. The final adder is designed for the uneven input arrival time of the signals originating from the multiplier tree. This results in more compact wiring and balanced delays yielding a faster multiplier.
Keywords :
CMOS integrated circuits; VLSI; adders; carry logic; integrated logic circuits; logic design; multiplying circuits; CMOS; CMOS technology; balanced delays; bit reduction techniques; carry propagate adders; column compression counters; column compression tree; multiplier design; multiplier tree; optimized final adder; uneven signal arrival profile; Adders; Analytical models; CMOS technology; Counting circuits; Delay; Design engineering; Design optimization; Noise reduction; Signal design; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, Systems, and Applications, 1993. Proceedings of Technical Papers. 1993 International Symposium on
Conference_Location :
Taipei, Taiwan
ISSN :
1524-766X
Print_ISBN :
0-7803-0978-2
Type :
conf
DOI :
10.1109/VTSA.1993.263604
Filename :
263604
Link To Document :
بازگشت