Title :
A novel systolic architecture for the 2-D discrete Fourier transform
Author :
Wang, Chin-Liang ; Chang, Yu-Tai
Author_Institution :
Inst. of Electr. Eng., National Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
The two-dimensional discrete Fourier transform, (2-D DFT) is commonly employed in image processing systems. In this paper, a new systolic architecture is proposed for fast computation of the 2-D DFT. The system is constructed by using a recursive algorithm to compute the separable 2-D discrete Hartley transform (DHT) and then converting the result into the 2-D DFT. It possesses the features of regularity and modularity, and is thus well suited to VLSI implementation. As compared to the systolic 2-D DFT design described by Chen and Wang (1992), which reaches the lower bound of area-time complexity, the proposed one achieves the same throughput performance but saves the hardware complexity by a factor of 8.
Keywords :
VLSI; digital arithmetic; fast Fourier transforms; image processing; integrated circuit technology; systolic arrays; 2D DFT; 2D discrete Hartley transform; VLSI implementation; image processing systems; modularity; recursive algorithm; regularity; systolic architecture; two-dimensional discrete Fourier transform; Arithmetic; Circuits; Computer architecture; DH-HEMTs; Discrete Fourier transforms; Discrete transforms; Systolic arrays; Throughput; Two dimensional displays; Very large scale integration;
Conference_Titel :
VLSI Technology, Systems, and Applications, 1993. Proceedings of Technical Papers. 1993 International Symposium on
Conference_Location :
Taipei, Taiwan
Print_ISBN :
0-7803-0978-2
DOI :
10.1109/VTSA.1993.263607