DocumentCode :
3498516
Title :
Power reduction by aggressive synthesis design space exploration
Author :
Ziegler, M.M. ; Gristede, George D. ; Zyuban, Victor V.
Author_Institution :
IBM T. J. Watson Res. Center, Yorktown Heights, NY, USA
fYear :
2013
fDate :
4-6 Sept. 2013
Firstpage :
421
Lastpage :
426
Abstract :
An increasing focus on design productivity is shifting microprocessor design to more synthesis-centric design methodologies. Low power design is also rising in importance, even for higher performance server chips. This paper proposes a design methodology capitalizing on the relatively low cost of parallel synthesis job submission for design space exploration. By tailoring the design flow for parallel and iterative design space exploration we attempt to maximize the return on investment (ROI) of design effort. The methodology was applied to the IBM POWER7+™ microprocessor to save power during the second release of the chip. This paper provides an overview of the methodology as well as chip hardware measurements showing power savings.
Keywords :
integrated circuit design; low-power electronics; microprocessor chips; IBM POWER7+ microprocessor; aggressive synthesis design space exploration; chip hardware measurement; design productivity; high-performance server chips; low-power design; microprocessor design; parallel synthesis job submission; power reduction; power savings; return-on-investment; synthesis-centric design methodology; Design methodology; Optimization; Space exploration; Timing; Tuners; Design Methodology; Low Power Design; Synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design (ISLPED), 2013 IEEE International Symposium on
Conference_Location :
Beijing
Print_ISBN :
978-1-4799-1234-6
Type :
conf
DOI :
10.1109/ISLPED.2013.6629335
Filename :
6629335
Link To Document :
بازگشت