DocumentCode :
3498914
Title :
Scan cell ordering for low power BIST
Author :
Bellos, Maciej ; Bakalis, Dimitris ; Nikolos, Dimitris
Author_Institution :
Comput. Eng. & Informatics Dept., Patras Univ., Greece
fYear :
2004
fDate :
19-20 Feb. 2004
Firstpage :
281
Lastpage :
284
Abstract :
Power dissipation during scan-based testing has gained significant importance in the past few years. In this work we examine the use of transition frequency based on scan cell ordering techniques in pseudorandom scan based BIST in order to reduce average power dissipation. We also propose the resetting of the input register of the circuit together with ordering of its elements to further reduce average power dissipation. Experimental results indicate that the proposed techniques can reduce average power dissipation up to 57.7%.
Keywords :
boundary scan testing; built-in self test; integrated circuit design; logic testing; low-power electronics; BIST; built-in self-test; power dissipation; pseudorandom scan; scan cell ordering; transition frequency; Built-in self-test; Computer Society; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2004. Proceedings. IEEE Computer society Annual Symposium on
Print_ISBN :
0-7695-2097-9
Type :
conf
DOI :
10.1109/ISVLSI.2004.1339558
Filename :
1339558
Link To Document :
بازگشت