Title :
A two-level on-chip memory for video signal processor
Author :
Lin, Chia-Hsing ; Hung, Jen-Sheng ; Jen, Chein-Wei
Author_Institution :
Inst. of Electron. Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
The authors propose an on-chip memory architecture for video signal processor (VSP). According to the nature of different data locality in video source coding applications, the memory adopts a novel two-level scheme for making trade-off between capacity and flexibility. The upper level, Memory A, provides enough storage capacity to reduce the impact on the limitation of chip I/O bandwidth, and the lower level, Memory B, provides enough data parallelism and flexibility to meet the requirements of multiple reconfigurable pipeline function units in a single VSP chip. They have designed a prototype memory using 1.2- mu m SPDM SRAM technology.
Keywords :
CMOS integrated circuits; SRAM chips; digital signal processing chips; image coding; memory architecture; pipeline processing; video signals; 1.2 micron; 3.5 kbyte; SPDM SRAM technology; chip I/O bandwidth; data parallelism; memory model CMOS technology; multiple reconfigurable pipeline function units; on-chip memory architecture; single VSP chip; storage capacity; two-level scheme; video signal processor; video source coding; Bandwidth; Memory architecture; Parallel processing; Pipeline processing; Prototypes; Random access memory; Routing; Signal processing; Signal processing algorithms; Video signal processing;
Conference_Titel :
VLSI Technology, Systems, and Applications, 1993. Proceedings of Technical Papers. 1993 International Symposium on
Conference_Location :
Taipei, Taiwan
Print_ISBN :
0-7803-0978-2
DOI :
10.1109/VTSA.1993.263679