DocumentCode
3500754
Title
Ultra-fast noise immune CMOS threshold logic gates
Author
Beiu, Valeriu
Author_Institution
RN2R, Rose Res. LLC, Dallas, TX, USA
Volume
3
fYear
2000
fDate
2000
Firstpage
1310
Abstract
This paper details a systematic method for significantly improving the noise margins of very fast threshold gates. The method is based on adding nonlinear terms determined from the Boolean form of the threshold function to be implemented. Simulation results support the theoretical claims. Finally, two methods for drastically reducing the dissipated power of such threshold gates down to <50%, and respectively <10% are also suggested
Keywords
Boolean functions; CMOS logic circuits; VLSI; integrated circuit noise; logic gates; logic simulation; low-power electronics; threshold logic; Boolean form; CMOS threshold logic gates; VLSI; dissipated power; noise margins; nonlinear terms; simulation results; threshold function; ultra-fast logic gates; Books; CMOS integrated circuits; CMOS logic circuits; Circuit simulation; Helium; Integrated circuit noise; Inverters; Logic circuits; Logic gates; Noise reduction;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems, 2000. Proceedings of the 43rd IEEE Midwest Symposium on
Conference_Location
Lansing, MI
Print_ISBN
0-7803-6475-9
Type
conf
DOI
10.1109/MWSCAS.2000.951456
Filename
951456
Link To Document