DocumentCode :
3501840
Title :
A novel program disturb mechanism through erase gate in a 110nm sidewall split-gate Flash memory cell
Author :
Wang, Hsin-Heng ; Hung, Chih-Wei ; Kuo, Hui-Hung ; Yang, Tassa ; Huang, Jim ; Hwang, C.J. ; Lin, Yung-Tao ; Ong, Tong-Chern ; Tran, Luan C.
Author_Institution :
Embedded Technol. Div., Taiwan Semicond. Manuf. Co., Ltd., Hsinchu, Taiwan
fYear :
2011
fDate :
25-27 April 2011
Firstpage :
1
Lastpage :
2
Abstract :
In this paper, we present a new erase gate disturb mechanism during programming of selected cell for split-gate Flash memory. This type of disturb occurs on the programmed cell sharing the same erase gate as the selected cell. The disturb is due to electron-loss from floating gate to erase gate caused by low-field Fowler-Norheim (F-N) tunneling. We proposed a method that adds extra bias voltages at unselected control gates to suppress EG disturb without changing process or losing cell erasing performance. The measured result shows that 2.5V on the control gate of the unselected cell can reduce erase gate disturb efficiently.
Keywords :
flash memories; F-N tunneling; electron-loss; erase gate disturb mechanism; floating gate; low-field Fowler-Norheim; program disturb mechanism; split-gate Flash memory cell; Logic gates; Programming; Split gate flash memory cells; Temperature measurement; Threshold voltage; Tunneling; Voltage measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, Systems and Applications (VLSI-TSA), 2011 International Symposium on
Conference_Location :
Hsinchu
ISSN :
1524-766X
Print_ISBN :
978-1-4244-8493-5
Type :
conf
DOI :
10.1109/VTSA.2011.5872272
Filename :
5872272
Link To Document :
بازگشت