DocumentCode
3501969
Title
Yield improvement by local wiring redundancy
Author
Bickford, Jeanne ; Bühler, Markus ; Hibbeler, Jason ; Koehl, Jürgen ; Müller, Dirk ; Peyer, Sven ; Schulte, Christian
Author_Institution
IBM Microelectron., Burlington, VT
fYear
2006
fDate
27-29 March 2006
Lastpage
478
Abstract
Technology migration from 130 nm to 90 nm has resulted in increased yield loss caused by opens in wiring interconnects and vias. Sensitivity to these defects can be significantly reduced through the use of design methodologies that use arbitrary networks with high degrees of redundancy instead of trees for signal wires. In this paper we describe a technique that improves yield by adding via redundancy through the use of local loops. The commonly used practice of inserting a second via adjacent to an existing via can only be applied to a limited number of vias, generates wrong-way wiring, and does not significantly reduce critical area because of the proximity of the two vias. Industry examples are cited to show that use of local loops to create redundancy reduces critical area, does not require wrong-way wiring, and achieves a higher percent of redundant vias. Addition of local loops does not impact timing or wireability of the design
Keywords
integrated circuit design; integrated circuit interconnections; integrated circuit yield; redundancy; 130 nm; 90 nm; arbitrary networks; local loops; local wiring redundancy; signal wires; wiring interconnects; wrong-way wiring; yield improvement; yield loss; Clocks; Design methodology; Joining processes; Mathematics; Microelectronics; Redundancy; Routing; Timing; Wires; Wiring;
fLanguage
English
Publisher
ieee
Conference_Titel
Quality Electronic Design, 2006. ISQED '06. 7th International Symposium on
Conference_Location
San Jose, CA
Print_ISBN
0-7695-2523-7
Type
conf
DOI
10.1109/ISQED.2006.148
Filename
1613181
Link To Document