DocumentCode :
3502263
Title :
New generation of predictive technology model for sub-45nm design exploration
Author :
Zhao, Wei ; Cao, Yu
Author_Institution :
Dept. of Electr. Eng., Arizona State Univ., Tempe, AZ
fYear :
2006
fDate :
27-29 March 2006
Lastpage :
590
Abstract :
Predictive MOSFET model is critical for early circuit design research. To accurately predict the characteristics of nanoscale CMOS, emerging physical effects, such as process variations and physical correlations among model parameters, must be included. In addition, predictions across technology generations should be smooth to make continuous extrapolations. In this work, a new generation of predictive technology model (PTM) is developed to accomplish these goals. Based on physical models and early stage silicon data, PTM of bulk CMOS for 130nm to 32nm technology nodes is successfully generated. By tuning ten parameters, PTM can be easily customized to cover a wide range of process uncertainties. The accuracy of PTM predictions is comprehensively verified: for NMOS, the error of Ion is 2% and for PMOS, it is 5%. Furthermore, the new PTM correctly captures process sensitivities in the nanometer regime. A webpage has been established for the release of PTM (http://www.eas.asu.edu/~ptm)
Keywords :
CMOS integrated circuits; MOSFET; integrated circuit design; silicon; 130 to 32 nm; 45 nm; MOSFET; NMOS; PMOS; Si; design exploration; early circuit design research; nanoscale CMOS; physical correlations; predictive technology model; process variations; Accuracy; CMOS process; CMOS technology; Circuit synthesis; Extrapolation; MOSFET circuits; Predictive models; Semiconductor device modeling; Silicon; Uncertainty;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2006. ISQED '06. 7th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-2523-7
Type :
conf
DOI :
10.1109/ISQED.2006.91
Filename :
1613201
Link To Document :
بازگشت