DocumentCode :
3502848
Title :
Statistical analysis of capacitance coupling effects on delay and noise
Author :
Narasimha, Usha ; Abraham, Binu ; NS, Nagaraj
Author_Institution :
Texas Instruments Inc., Dallas, TX
fYear :
2006
fDate :
27-29 March 2006
Lastpage :
800
Abstract :
Statistical static timing analysis (SSTA) tools have mostly addressed the process variations of devices and lumped interconnect RC effects. This paper provides an overview of interconnect process variations of capacitive coupling and its effect on crosstalk delay and noise. The correlations among parallel plate, lateral and total capacitance is shown. Correlations between resistance and capacitance are illustrated to enable development of a simple and efficient model for delay and noise analysis. Experimental results are shown to validate the assumptions on the linearity of sensitivity of delay and noise to process variations. A methodology to account for process variations in crosstalk delay and noise is proposed
Keywords :
capacitance; coupled circuits; crosstalk; delay circuits; integrated circuit noise; integrated circuit testing; capacitance coupling effects; capacitive coupling; crosstalk delay; crosstalk noise; interconnect process variations; statistical static timing analysis; Capacitance; Crosstalk; Delay effects; Dielectrics; Etching; Gaussian distribution; Semiconductor device modeling; Silicon; Statistical analysis; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2006. ISQED '06. 7th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-2523-7
Type :
conf
DOI :
10.1109/ISQED.2006.121
Filename :
1613233
Link To Document :
بازگشت