Title :
A design of low power 16-b ALU
Author :
Ryu, Beom Seon ; Yi, Jung Sok ; Lee, Kie Young ; Cho, Tae Won
Author_Institution :
Sch. of Electron. & Electr. Eng., Chung-Buk Nat. Univ., Cheongju, South Korea
Abstract :
A low power 16-bit ALU has been designed, fabricated and tested at the transistor level. The designed ALU performs 16 instructions and has a two-stage pipelined architecture. For low power consumption, we propose a new ALU architecture which has an efficient ELM adder of propagation (P) and generation (G) block scheme. The operation of an adder of the proposed ALU is disabled while the logical operation is performed and vice versa, and outputs of P block are separated to become dual bus to reduce switching capacitances during the ALU operation. Double edge-triggered flip-flops are used to reduce the switching activity for the register. The proposed ALU was fabricated with 0.6 μm single-poly triple-metal CMOS process. As a result of chip test, addition time is about 10 ns for the proposed ALU with 3.3 V supply voltage and the average power consumption is 33 mW at 50 MHz
Keywords :
CMOS logic circuits; adders; flip-flops; integrated circuit design; low-power electronics; pipeline arithmetic; 0.6 micron; 10 ns; 16 bit; 3.3 V; 33 mW; 50 MHz; ELM adder; addition time; average power consumption; double edge-triggered flip-flops; dual bus; logical operation; low power ALU; power consumption; single-poly triple-metal CMOS process; switching activity; switching capacitances; two-stage pipelined architecture; Adders; Arithmetic; CMOS process; Capacitance; Decoding; Electronic equipment testing; Energy consumption; Multiplexing; Pins; Registers;
Conference_Titel :
TENCON 99. Proceedings of the IEEE Region 10 Conference
Conference_Location :
Cheju Island
Print_ISBN :
0-7803-5739-6
DOI :
10.1109/TENCON.1999.818556