DocumentCode :
3504108
Title :
A VCO jitter performance comparison of frequency synthesizer with analog-HDL and SPICE modeling
Author :
Kim, Min-Ho ; Jong-Wha Chong
Author_Institution :
Dept. of Electron. Eng., Hanyang Univ., Seoul, South Korea
Volume :
2
fYear :
1999
fDate :
36495
Firstpage :
1034
Abstract :
We compared jitter performance of a VCO in PLL of a frequency synthesizer with analog-HDL and SPICE modeling. In this paper, the time domain performance comparison accomplished by an AHDL model and a SPICE model which can be used to predict the VCO jitter. All of the jitter cannot be easily simulated at Tr-level, which requires of lot of time to simulate the overall system. We show the jitter model of VCO in PLL of frequency synthesizer by analog-HDL and SPICE modeling which require much less time to simulate the phase noise of a VCO. The comparison results give the relationship of AHDL and SPICE model, which are used to design mixed-signal circuits
Keywords :
SPICE; frequency synthesizers; hardware description languages; jitter; mixed analogue-digital integrated circuits; phase locked loops; phase noise; time-domain analysis; voltage-controlled oscillators; AHDL model; PLL; SPICE modeling; VCO jitter performance comparison; analog-HDL model; frequency synthesizer; mixed-signal circuits; phase noise; time domain performance comparison; Circuit simulation; Filters; Frequency synthesizers; Jitter; Phase locked loops; Phase noise; Predictive models; SPICE; Signal design; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 99. Proceedings of the IEEE Region 10 Conference
Conference_Location :
Cheju Island
Print_ISBN :
0-7803-5739-6
Type :
conf
DOI :
10.1109/TENCON.1999.818598
Filename :
818598
Link To Document :
بازگشت