DocumentCode :
3508712
Title :
A Novel Partial Bitstream Merging Methodology Accelerating Xilinx Virtex-II FPGA Based RP System Setup
Author :
Bieser, Carsten ; Bahlinger, Martin ; Heinz, Matthias ; Stops, Christian ; Mueller-Glaser, Klaus D.
Author_Institution :
Inst. for Inf. Process. Technol., Karlsruhe Univ.
fYear :
2006
fDate :
28-30 Aug. 2006
Firstpage :
1
Lastpage :
4
Abstract :
In the last years FPGAs have become very important for electronic designs - they are very flexible, provide high configurability and allow short turn around times. Especially for rapid prototyping (RP) another feature plays an important rule: the nearly infinite reprogrammability. However, handling these devices in the engineering process is not an easy issue. Therefore our approach presents an efficient, flexible and versatile FPGA configuration methodology based on partial bitstream merging at design time
Keywords :
field programmable gate arrays; RP system setup; Xilinx Virtex-II FPGA; nearly infinite reprogrammability; partial bitstream merging methodology; rapid prototyping; Acceleration; Field programmable gate arrays; Hardware design languages; Logic design; Merging; Process design; Prototypes; Routing; Runtime; Vehicle dynamics;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2006. FPL '06. International Conference on
Conference_Location :
Madrid
Print_ISBN :
1-4244-0312-X
Type :
conf
DOI :
10.1109/FPL.2006.311294
Filename :
4101056
Link To Document :
بازگشت