DocumentCode
3508899
Title
A Generic Network-on-Chip Architecture for Reconfigurable Systems: Implementation and Evaluation
Author
Véstias, Mário P. ; Neto, Horácio C.
Author_Institution
ISEL/INESC-ID, Lisbon
fYear
2006
fDate
28-30 Aug. 2006
Firstpage
1
Lastpage
4
Abstract
The design of electronic systems in a system-on-chip (SoC) depends on the reliable and efficient interconnection of many different components. The network-on-chip (NoC) is a scalable communication infrastructure able to tackle the communication needs of future SoC. However, routers of a NoC introduce a relative area overhead and increase the average latency. Therefore, in the design process it is important to consider mechanisms to improve area and performance of NoC infrastructures. In this paper, we propose a generic NoC architecture that can be tailored to the specific requirements of the system looking to improve area usage, average communication latency and throughput. An extensive analysis and tests of the proposed architecture have been performed to evaluate the approach
Keywords
network-on-chip; reconfigurable architectures; area overhead; communication latency; network-on-chip; reconfigurable systems; system-on-chip; Bandwidth; Delay; Energy consumption; Network topology; Network-on-a-chip; Process design; Switches; System-on-a-chip; Telecommunication traffic; Testing;
fLanguage
English
Publisher
ieee
Conference_Titel
Field Programmable Logic and Applications, 2006. FPL '06. International Conference on
Conference_Location
Madrid
Print_ISBN
1-4244-0312-X
Type
conf
DOI
10.1109/FPL.2006.311303
Filename
4101065
Link To Document