DocumentCode :
3509079
Title :
Multi Stream Cipher Architecture for Reconfigurable System-on-Chip
Author :
Wee, C.M. ; Sutton, P.R. ; Bergmann, N.W. ; Williams, J.A.
Author_Institution :
Queensland Univ., Brisbane
fYear :
2006
fDate :
28-30 Aug. 2006
Firstpage :
1
Lastpage :
4
Abstract :
The post integration performance of cipher cores to a reconfigurable system-on-chip is a relatively unexplored area. There is also little work done on a stream aware cipher core. This paper presents an architecture that allows a cipher core to operate on multiple cipher streams without context switching. The integration of this architecture using fast simplex links to the microblaze soft-processor is examined in detail. Different communication protocols are examined and the numerical performance of the cipher in uClinux is discussed and analyzed.
Keywords :
cryptography; protocols; reconfigurable architectures; system-on-chip; communication protocols; fast simplex links; microblaze soft-processor; multi stream cipher architecture; reconfigurable system-on-chip; uClinux; Acceleration; Computer architecture; Cryptography; Data security; Field programmable gate arrays; Hardware; System-on-a-chip; Testing; Throughput; Virtual private networks;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2006. FPL '06. International Conference on
Conference_Location :
Madrid
Print_ISBN :
1-4244-0312-X
Type :
conf
DOI :
10.1109/FPL.2006.311310
Filename :
4101072
Link To Document :
بازگشت