DocumentCode :
3509286
Title :
An Alternative to Sequential Architectures to Improve the Processing Time of Passive Stereovision Algorithms
Author :
Naoulou, Abdelelah ; Boizard, Jean-Louis ; Fourniols, Jean Yves ; Devy, Michel
Author_Institution :
CNRS, Toulouse
fYear :
2006
fDate :
28-30 Aug. 2006
Firstpage :
1
Lastpage :
4
Abstract :
This paper describes an architecture dedicated to the realtime processing of census correlation in the context of the realization of passive stereovision sensors. Although DSP circuits have dramatically increased their performances in terms of frequency (about 600 MHz today), DSP cores (several Multipliers Accumulators) and pipelines (Super Harvard Architectures for example), FPGA circuits remain the best way to design massive parallel architectures when ultra fast algorithms computation are needed like it is the case in real time vision systems for collision avoidance.
Keywords :
digital signal processing chips; field programmable gate arrays; image sensors; parallel architectures; DSP circuits; DSP cores; FPGA circuits; collision avoidance; passive stereo vision algorithms; passive stereovision sensors; real-time processing; Algorithm design and analysis; Circuits; Computer architecture; Computer vision; Digital signal processing; Field programmable gate arrays; Frequency; Parallel architectures; Pipelines; Sensor phenomena and characterization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2006. FPL '06. International Conference on
Conference_Location :
Madrid
Print_ISBN :
1-4244-0312-X
Type :
conf
DOI :
10.1109/FPL.2006.311322
Filename :
4101084
Link To Document :
بازگشت