Title :
A High Speed, Low Memory FPGA Based LDPC Decoder Architecture for Quasi-Cyclic LDPC Codes
Author :
Saunders, Paul ; Fagan, Anthony D.
Author_Institution :
Univ. Coll. Dublin, Dublin
Abstract :
We propose a novel, high speed, low memory fully programable FPGA decoder architecture to decode quasi-cyclic LDPC codes. By performing optimizations at the code construction, algorithmic and architecture levels we are able to achieve significant throughput and memory storage advantages over current FPGA decoder implementations. Our decoder employs the modified turbo decoding algorithm, to achieve a decoding throughput of 223 Mbps for a frame length of 3200 bits whilst only consuming 71 Kb of memory using a Xilinx Virtex-4 architecture.
Keywords :
cyclic codes; decoding; field programmable gate arrays; parity check codes; LDPC decoder architecture; Xilinx Virtex-4 architecture; bit rate 223 Mbit/s; high speed low memory FPGA; memory size 71 KByte; memory storage; quasi-cyclic LDPC codes; word length 3200 bit; Block codes; Decoding; Digital signal processing; Educational institutions; Field programmable gate arrays; Hardware; Mechanical engineering; Parity check codes; Sparse matrices; Throughput;
Conference_Titel :
Field Programmable Logic and Applications, 2006. FPL '06. International Conference on
Conference_Location :
Madrid
Print_ISBN :
1-4244-0312-X
DOI :
10.1109/FPL.2006.311328