DocumentCode :
3509609
Title :
Performance Evaluation of a Preloading Model in Dynamically Reconfigurable Processors
Author :
Papademetriou, Kyprianos ; Dollas, Apostolos
Author_Institution :
Dept. of Electron. & Comput. Eng., Crete Tech. Univ., Chania
fYear :
2006
fDate :
28-30 Aug. 2006
Firstpage :
1
Lastpage :
4
Abstract :
Dynamic reconfiguration allows for the reuse of the same hardware by different tasks of an application at different stages of its execution. However, reconfiguring the hardware at run-time incurs a configuration delay causing performance degradation of the application. This paper evaluates a preloading model that hides the configuration overhead. An existing preloading model is augmented according to the physical constraints of the system. A reduction of 6% up to 86% in execution time has been obtained with the new model
Keywords :
microprocessor chips; performance evaluation; processor scheduling; reconfigurable architectures; configuration overhead hiding; dynamically reconfigurable processors; preloading model; Application software; Circuits; Degradation; Delay; Educational programs; Hardware; Pipelines; Prefetching; Runtime;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2006. FPL '06. International Conference on
Conference_Location :
Madrid
Print_ISBN :
1-4244-0312-X
Type :
conf
DOI :
10.1109/FPL.2006.311340
Filename :
4101102
Link To Document :
بازگشت