DocumentCode :
3513175
Title :
A parallel architecture for 3GPP2/UMB turbo interleavers
Author :
Mansour, Mohammad M.
Author_Institution :
ECE Dept., American Univ. of Beirut, Beirut
fYear :
2009
fDate :
19-24 April 2009
Firstpage :
601
Lastpage :
604
Abstract :
In this paper, an efficient architecture for a parallel pruned turbo interleaver for 3GPP2/UMB physical layer standard is presented. Turbo interleaving in UMB turbo codes is based on filling a 2D array row by row, interleaving each row using a linear congruential sequence, bit-reversing the order of the rows, and then reading the interleaved addresses column by column. Pruning creates a serial bottleneck since the interleaved address of a linear address x is a function of the number of pruned addresses up to x. An architecture based on the parallel lookahead pruned interleaving algorithm proposed in is presented. The algorithm breaks this dependency and interleaves any address in O(log2 x) steps by enabling a parallel turbo interleaver design with a desired degree of parallelism. The architecture can be implemented efficiently in hardware using basic arithmetic building blocks.
Keywords :
3G mobile communication; interleaved codes; parallel architectures; turbo codes; 3GPP2; UMB physical layer standard; UMB turbo interleavers; arithmetic building blocks; linear congruential sequence; parallel architecture; turbo codes; Algorithm design and analysis; Delay; Filling; Flowcharts; Hardware; Interleaved codes; Parallel architectures; Parallel processing; Physical layer; Turbo codes; Turbo codes; turbo interleavers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech and Signal Processing, 2009. ICASSP 2009. IEEE International Conference on
Conference_Location :
Taipei
ISSN :
1520-6149
Print_ISBN :
978-1-4244-2353-8
Electronic_ISBN :
1520-6149
Type :
conf
DOI :
10.1109/ICASSP.2009.4959655
Filename :
4959655
Link To Document :
بازگشت