DocumentCode :
351351
Title :
Synthesis experiments and performance metrics for evaluating the quality of IP blocks and megacells
Author :
Bautista, TomÁs ; Nùñez, Antonio
Author_Institution :
Appl. Microelectron. Res. Inst., Univ. of Las Palmas de Gran Canaria, Canary Islands, Spain
fYear :
2000
fDate :
2000
Firstpage :
217
Lastpage :
226
Abstract :
A complete quantitative evaluation of the quality of more than one hundred implementations of SPARC processor core and its related circuitry, synthesized from VHDL descriptions, is presented in this paper as a demonstration example for selecting benchmark circuits, synthesis experiments with different tools and technologies, and performance metrics, for evaluating the quality of IP blocks and megacells. The methodology of the experiments conducted for these circuits can be applied to a wide range of other benchmark candidate circuits. The synthesis experiments are designed to fully explore the synthesis space and to analyze the impact of every synthesis step on the final design quality obtained
Keywords :
hardware description languages; high level synthesis; microprocessor chips; IP block; IP megacell; SPARC processor; VHDL synthesis; benchmark circuit; design quality; performance metric; Circuit simulation; Circuit synthesis; Delay; Energy consumption; Hardware design languages; Measurement; Microelectronics; Space exploration; Space technology; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2000. ISQED 2000. Proceedings. IEEE 2000 First International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-0525-2
Type :
conf
DOI :
10.1109/ISQED.2000.838875
Filename :
838875
Link To Document :
بازگشت