Title :
Applying formal verification with protocol compiler
Author :
Stangier, C. ; Holtmann, Ulrich
Author_Institution :
Dept. of Comput. Sci., Trier Univ., Germany
Abstract :
This paper presents a practical methodology for the application of formal verification to the industrial design environment “Protocol Compiler”. Our verification flow is to first create a testbench and simulate the design. Then we modify the testbench and perform a formal verification technique called assertion checking. The examples are taken from the networking arena. The first is a simplified RS232 transceiver, the second a pipelined FIFO-like buffer written in Verilog. We show that assertion checking fits well into the design flow and is easy to use within Protocol Compiler
Keywords :
formal verification; hardware description languages; program compilers; protocols; transceivers; RS232 transceiver; Verilog; assertion checking; formal verification; industrial design environment; networking arena; pipelined FIFO-like buffer; protocol compiler; testbench; Application software; Computational modeling; Computer industry; Computer science; Debugging; Formal verification; Hardware design languages; Protocols; Sections; Testing;
Conference_Titel :
Digital Systems Design, 2001. Proceedings. Euromicro Symposium on
Conference_Location :
Warsaw
Print_ISBN :
0-7695-1239-9
DOI :
10.1109/DSD.2001.952270