Title :
Synchronizing a high-speed SIMD processor array
Author :
Lund, Stefan ; Bengtsson, Lars
Author_Institution :
Lab. for Comput. & Commun., Halmstad Univ., Sweden
Abstract :
A synchronization method for a high speed scalable SIMD (Single instruction stream Multiple Data stream) processor array is presented. The method is developed for an architecture using distributed clocking and hierarchical SIMD control. In such an architecture, scalability is radically enhanced by an array-size independent (local) clock skew. This paper focuses on the instruction start synchronization problem inherent in a processor array when using the SIMD node of control and distributed clocking. It is shown how this can be solved in hardware, and bounds on the tolerable skew using this method are presented
Keywords :
parallel architectures; synchronisation; distributed clocking; hierarchical SIMD control; high-speed SIMD processor array; instruction start synchronization problem; scalability; synchronization method; tolerable skew; Broadcasting; Centralized control; Clocks; Computer architecture; Distributed control; Frequency synchronization; Nearest neighbor searches; Scalability; Vectors; Very large scale integration;
Conference_Titel :
Digital Systems Design, 2001. Proceedings. Euromicro Symposium on
Conference_Location :
Warsaw
Print_ISBN :
0-7695-1239-9
DOI :
10.1109/DSD.2001.952338