DocumentCode :
3515923
Title :
An Empirical Investigation of Mesh and Torus NoC Topologies Under Different Routing Algorithms and Traffic Models
Author :
Mirza-Aghatabar, M. ; Koohi, S. ; Hessabi, S. ; Pedram, M.
Author_Institution :
Sharif Univ. of Technol., Tehran, Iran
fYear :
2007
fDate :
29-31 Aug. 2007
Firstpage :
19
Lastpage :
26
Abstract :
NoC is an efficient on-chip communication architecture for SoC architectures. It enables integration of a large number of computational and storage blocks on a single chip. NoCs have tackled the SoCs disadvantages and are scalable. In this paper, we compare two popular NoC topologies, i.e., mesh and torus, in terms of different figures of merit e.g., latency, power consumption, and power/throughput ratio under different routing algorithms and two common traffic models, uniform and hotspot. To the best of our knowledge, this is the first effort in comparing mesh and torus topologies under different routing algorithms and traffic models with respect to their performance and power consumption.
Keywords :
network-on-chip; telecommunication network routing; telecommunication network topology; telecommunication traffic; NoC topology; mesh topology; on-chip communication architecture; routing algorithms; torus topology; traffic models; Communication switching; Computer architecture; Delay; Energy consumption; Network topology; Network-on-a-chip; Routing; Switches; Telecommunication traffic; Traffic control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design Architectures, Methods and Tools, 2007. DSD 2007. 10th Euromicro Conference on
Conference_Location :
Lubeck
Print_ISBN :
978-0-7695-2978-3
Type :
conf
DOI :
10.1109/DSD.2007.4341445
Filename :
4341445
Link To Document :
بازگشت