Title :
Nano-technology aware investigations on fault-masking techniques in the presence of high fault probabilities
Author :
Sand, Matthias ; Sieh, Volkmar ; Fey, Dietmar
Author_Institution :
Dept. of Comput. Sci. 3 (Comput. Archit.), Friedrich-Alexander-Univ. Erlangen-Nurnberg, Erlangen, Germany
fDate :
June 28 2010-July 2 2010
Abstract :
Nano-architectures are promising alternatives for current CMOS technology, which is facing serious challenges for further down-scaling. However, high failure rates — compared to the conventional CMOS process — lead to multiple faults during lifetime operation of nano-architectures. In this paper, we investigate the outcome of traditional fault-masking techniques in the presence of high fault probabilities. Redundant codes and circuit structures are evaluated in a generic way, using stochastic methods. The original goal was to provide a means to decide, under which conditions, which fault-masking techniques are worthwhile. Our results, however, suggest, that these techniques require extremely low fault rates and/or cause extraordinarily high additional cost.
Keywords :
Circuit faults; Decoding; Equations; Fault tolerance; Logic gates; Tunneling magnetoresistance; Wires; error correcting codes; fault masking; fault tolerance; nano computing; redundancy;
Conference_Titel :
High Performance Computing and Simulation (HPCS), 2010 International Conference on
Conference_Location :
Caen, France
Print_ISBN :
978-1-4244-6827-0
DOI :
10.1109/HPCS.2010.5547139