DocumentCode :
3516378
Title :
A DRAM Precharge Policy Based on Address Analysis
Author :
Ma, Chiyuan ; Chen, Shuming
Author_Institution :
Sch. of Comput., Nat. Univ. of Defense Technol., Changsha, China
fYear :
2007
fDate :
29-31 Aug. 2007
Firstpage :
244
Lastpage :
248
Abstract :
As the gap between processor speed and memory speed continues to increase, memory system becomes the bottleneck of the processor. Multiple instructions queuing for accessing main memory appear frequently, the regular changes of the access address stream often appear as well. Utilizing the characteristics of memory access, and considering different speeds of accessing DRAM in the hit, empty and conflict miss cases, this paper proposes a DRAM precharge policy based on address analysis. By collecting statistical information of address distribution of all the instructions waiting for accessing memory, and analyzing the regular changes of access addresses, this method can predict the access of each bank, make judgment of the appropriate moment to precharge each DRAM bank. The experimental results show that comparing with the commonly used close page and open page precharge policies, this method can decrease the cycles per instruction by 15.7% and 4.3% respectively.
Keywords :
DRAM chips; instruction sets; storage allocation; DRAM precharge policy; address analysis; address distribution; memory access characteristics; memory speed; multiple instructions queuing; processor speed; Control systems; Degradation; Delay; Design methodology; Digital systems; Hardware; History; Information analysis; Random access memory; System performance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design Architectures, Methods and Tools, 2007. DSD 2007. 10th Euromicro Conference on
Conference_Location :
Lubeck
Print_ISBN :
978-0-7695-2978-3
Type :
conf
DOI :
10.1109/DSD.2007.4341475
Filename :
4341475
Link To Document :
بازگشت