DocumentCode
3517036
Title
Application-Specific Topology Design Customization for STNoC
Author
Palermo, Gianluca ; Silvano, Cristina ; Mariani, Giovanni ; Locatelli, Riccardo ; Coppola, Marcello
Author_Institution
Dipt. di Elettronica e Inf., Politecnico di Milano, Milan, Italy
fYear
2007
fDate
29-31 Aug. 2007
Firstpage
547
Lastpage
550
Abstract
Customized network-oriented communication architectures have recently become a must to support high bandwidth SoCs. To this end, a corresponding communication design flow is necessary to support the design space exploration of complex SoCs with tight design constraints. In order to exploit the benefits introduced by the NoC approach for the on-chip communication, the paper presents a Pareto Simulated Annealing (PSA) approach for the customization of the network topology. The proposed PSA approach has been applied to STNoC, the Network on-Chip developed by STMicroelectronics. Starting from the ring topology, the proposed application-specific design flow tries to find a set of customized topologies (optimized in terms of performance and area/energy overhead) by adding custom links up to the spidergon topology.
Keywords
application specific integrated circuits; network topology; network-on-chip; Pareto simulated annealing; STMicroelectronics; STNoC; SoC; application-specific topology design customization; design space exploration; network on-chip; network topology; network-oriented communication architectures; on-chip communication; ring topology; spidergon topology; Bandwidth; Design methodology; Design optimization; Informatics; Network topology; Network-on-a-chip; Simulated annealing; Space exploration; Space technology; Telecommunication traffic;
fLanguage
English
Publisher
ieee
Conference_Titel
Digital System Design Architectures, Methods and Tools, 2007. DSD 2007. 10th Euromicro Conference on
Conference_Location
Lubeck
Print_ISBN
978-0-7695-2978-3
Type
conf
DOI
10.1109/DSD.2007.4341522
Filename
4341522
Link To Document