DocumentCode :
3518437
Title :
Alternative source/drain contact-pad architectures for contact resistance improvement in decanano-scaled CMOS devices
Author :
Kampen, C. ; Burenkov, A. ; Lorenz, J. ; Ryssel, H.
Author_Institution :
Fraunhofer Inst. of Integrated Syst. & Device Technol., Erlangen
fYear :
2008
fDate :
12-14 March 2008
Firstpage :
179
Lastpage :
182
Abstract :
A method for decreasing the parasitic source and drain contact resistances in decanano-scaled CMOS devices is presented in this work. The improvement of the electrical performance of the CMOS devices has been achieved by increasing the active contact area, without increasing the complete layout area consumption of the device, for lowering the parasitic source/drain contact resistances. Numerical simulations have been performed for investigating the influences of the new contact pad architectures on the electrical device behavior.
Keywords :
CMOS integrated circuits; contact resistance; CMOS; contact pad architecture; parasitic source/drain contact resistance; Boron; CMOS technology; Conductivity; Contact resistance; Doping; Electrical resistance measurement; Helium; Numerical simulation; Silicon; Voltage measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Ultimate Integration of Silicon, 2008. ULIS 2008. 9th International Conference on
Conference_Location :
Udine
Print_ISBN :
978-1-4244-1729-2
Electronic_ISBN :
978-1-4244-1730-8
Type :
conf
DOI :
10.1109/ULIS.2008.4527168
Filename :
4527168
Link To Document :
بازگشت