DocumentCode :
3518743
Title :
A VLSI implementation of a CMOS clock recovery circuit based on edge detection
Author :
Bozomitu, Radu Gabriel ; Cehan, Vlad
Author_Institution :
Telecommun. Dept., Gh. Asachi Tech. Univ., Iaşi, Romania
fYear :
2010
fDate :
12-16 May 2010
Firstpage :
284
Lastpage :
289
Abstract :
This paper describes the implementation of a CMOS clock recovery circuit (CRC) based on the PLL architecture, which has an edge detector stage at the input. The system provides frequency detection of random inputs and is therefore well suited to clock recovery in data communications. The NRZ input data signal is differentiated and full-wave rectified in the same circuit in order to show the second order harmonic clearly. Next, the PLL locks to this input signal and provides the clock recovered to its output. The proposed circuit operates at 700Mb/s and exhibits a relatively wide capture range (90MHz) so that the circuit can lock to the input in the presence of temperature, supply voltage and process variations. The CRC circuits exhibit a current consumption of 29mA from a 3.3V supply voltage. The simulations performed in a 0.18μm CMOS technology confirm the theoretical results.
Keywords :
CMOS integrated circuits; VLSI; data communication; edge detection; phase locked loops; synchronisation; CMOS CRC; CMOS clock recovery circuit; NRZ input data signal; PLL architecture; VLSI; current 29 mA; current consumption; data communications; edge detector stage; frequency 90 MHz; frequency detection; second order harmonic; size 0.18 mum; voltage 3.3 V; Clocks; Computer architecture; Detectors; Image edge detection; Optical signal processing; Phase locked loops; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Technology (ISSE), 2010 33rd International Spring Seminar on
Conference_Location :
Warsaw
Print_ISBN :
978-1-4244-7849-1
Electronic_ISBN :
978-1-4244-7850-7
Type :
conf
DOI :
10.1109/ISSE.2010.5547308
Filename :
5547308
Link To Document :
بازگشت