DocumentCode :
3519193
Title :
Wafer dicing process optimization and characterization for C90 low-k wafer technology
Author :
Shi, Koh Wen ; Yow, K.Y. ; Rachel, Khoo ; Calvin, Lo
Author_Institution :
Freescale Semicond. Malaysia Sdn. Bhd., Selangor, Malaysia
fYear :
2009
fDate :
9-11 Dec. 2009
Firstpage :
889
Lastpage :
892
Abstract :
This paper presents an investigation on the effect and optimization of machining parameters for 90 nm low-k wafer topside peeling improvement in mechanical dicing operation. It is part of the continuous improvement that performed based on current established dicing recipe. The resulted outcomes to achieve are cut quality improvement, dicing yield loss reduction and device reliability enhancement for low-k wafer dicing. The experimental studies were conducted under varying table speed, Z1 spindle rotation as well as the Z1 cut depth was examined. The settings of machining parameters were determined by using design of experiment (DOE) techniques and the critical process parameters were determined and analyzed statistically by using analysis of variance (ANOVA). Optical visual inspection was conducted on post-processed low-k test wafers and several of scribe structures which comprised of different level of metal density, for a through quantification and categorization on the peeling mode. Worst case peeling measurements and characterizations were conducted by using optical microscope, scanning electron microscopy (SEM) and focused ion beam (FIB). Electrical test and device reliability assessments were conducted to reflect and confirm the improvement of the samples diced with optimized mechanical dicing process. As a result, the optimum dicing parameters to apply in production environment was realized and established in order to overcome the quality obstacles and yield loss issue in low-k wafer dicing.
Keywords :
design of experiments; focused ion beam technology; integrated circuit packaging; integrated circuit reliability; optical microscopy; scanning electron microscopy; statistical analysis; DOE techniques; IC intergrated circuit packaging; Z1 cut depth; Z1 spindle rotation; analysis of variance; design of experiment techniques; device reliability assessments; dicing yield loss reduction; electrical test; low-k wafer technology; machining parameters; mechanical dicing operation; metal density; optical microscope; optical visual inspection; scanning electron microscopy; size 90 nm; wafer dicing process optimization; Analysis of variance; Continuous improvement; Electron optics; Inspection; Machining; Optical microscopy; Particle beam optics; Scanning electron microscopy; Testing; US Department of Energy;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging Technology Conference, 2009. EPTC '09. 11th
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-5099-2
Electronic_ISBN :
978-1-4244-5100-5
Type :
conf
DOI :
10.1109/EPTC.2009.5416419
Filename :
5416419
Link To Document :
بازگشت