DocumentCode :
351954
Title :
Automatic test bench generation for simulation-based validation
Author :
Lajolo, M. ; Lavagno, L. ; Rebaudengo, Maurizio
Author_Institution :
C&C Res. Labs., NEC Res. Inst., Princeton, NJ, USA
fYear :
2000
fDate :
5-5 May 2000
Firstpage :
136
Lastpage :
140
Abstract :
In current design practice synthesis tools play a key role, letting designers to concentrate on the specification of the system being designed by carrying out repetitive tasks such as architecture synthesis and technology mapping. However, in the new design flow, validation still remains a challenge: while new technologies based on formal verification are only marginally accepted for large designs, standard techniques based on simulation are beginning to fall behind the increased system complexity. This paper proposes an approach to simulation-based validation, in which an evolutionary algorithm computes useful input sequences to be included in the test bench. The feasibility of the proposed approach is assessed with a preliminary implementation of the proposed algorithm.
Keywords :
digital simulation; formal verification; hardware-software codesign; performance evaluation; evolutionary algorithm; formal verification; simulation-based validation; synthesis tools; test bench generation; validation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Hardware/Software Codesign, 2000. CODES 2000. Proceedings of the Eighth International Workshop on
Conference_Location :
San Diego, CA, USA
Print_ISBN :
1-58113-268-9
Type :
conf
Filename :
843722
Link To Document :
بازگشت