DocumentCode :
3521472
Title :
Testing the printability of VLSI layouts
Author :
Martins, Rui ; Kirchauer, H.
Author_Institution :
Dept. de Electron. e Telecommun., Aveiro Univ., Portugal
fYear :
2001
fDate :
2001
Firstpage :
186
Lastpage :
191
Abstract :
Lithography has always been a key technology process step for the semiconductor industry. Clearly, both circuit speed and complexity (density) rely on the lithographic minimum printable feature size. For industry, besides pure resolution, throughput is also of paramount importance. For this reason optical lithography has been used ubiquitously for large scale manufacturing, as it guarantees a high wafer throughput. This paper presents an easy to use CAD tool capable of checking whether a VLSI layout can (or not) be correctly printed using a given imaging system. The tool is built upon a layout editor capable of handling phase-shift masks and a lithographic simulator that are tightly integrated
Keywords :
VLSI; circuit layout CAD; circuit simulation; integrated circuit layout; phase shifting masks; photolithography; CAD tool; VLSI layout; VLSI layouts; circuit complexity; circuit speed; large scale manufacturing; layout editor; lithographic simulator; minimum printable feature size; optical lithography; phase-shift masks; printability; semiconductor industry; throughput; Apertures; Electronics industry; Integrated circuit layout; Lenses; Lithography; Optical device fabrication; Optical imaging; Testing; Throughput; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits and Systems Design, 2001, 14th Symposium on.
Conference_Location :
Pirenopolis
Print_ISBN :
0-7695-1333-6
Type :
conf
DOI :
10.1109/SBCCI.2001.953025
Filename :
953025
Link To Document :
بازگشت