DocumentCode :
3522333
Title :
Design and Simulation of UART Serial Communication Module Based on VHDL
Author :
Fang Yi-yuan ; Chen Xue-jun
Author_Institution :
Coll. of Electr. & Electron. Eng., Shanghai Univ. of Eng. Sci., Shanghai, China
fYear :
2011
fDate :
28-29 May 2011
Firstpage :
1
Lastpage :
4
Abstract :
UART (Universal Asynchronous Receiver Transmitter) is a kind of serial communication protocol; mostly used for short-distance, low speed, low-cost data exchange between computer and peripherals. During the actual industrial production, sometimes we do not need the full functionality of UART, but simply integrate its core part. UART includes three kernel modules which are the baud rate generator, receiver and transmitter. The UART implemented with VHDL language can be integrated into the FPGA to achieve compact, stable and reliable data transmission. It´s significant for the design of SOC. The simulation results with Quartus II are completely consistent with the UART protocol.
Keywords :
electronic data interchange; field programmable gate arrays; hardware description languages; peripheral interfaces; system-on-chip; FPGA; Quartus II; SOC design; UART serial communication module; VHDL; data exchange; data transmission; industrial production; peripherals; serial communication protocol; universal asynchronous receiver transmitter; Clocks; Field programmable gate arrays; Generators; Receivers; Synchronization; Time frequency analysis; Transmitters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Systems and Applications (ISA), 2011 3rd International Workshop on
Conference_Location :
Wuhan
Print_ISBN :
978-1-4244-9855-0
Electronic_ISBN :
978-1-4244-9857-4
Type :
conf
DOI :
10.1109/ISA.2011.5873448
Filename :
5873448
Link To Document :
بازگشت