DocumentCode :
352246
Title :
VHDL-based behavioural description of pipeline ADCs
Author :
Peralías, Eduardo ; Acosta, Antonio J. ; Rueda, Adoración ; Huertas, José L.
Author_Institution :
Inst. de Microelectron., Seville Univ., Spain
Volume :
4
fYear :
2000
fDate :
2000
Firstpage :
681
Abstract :
This paper proposes a behavioural model for digitally corrected/calibrated pipeline A/D converters (ADCs) based on standard VHDL. We will show how VHDL-based analog modelling can be efficiently used to simulate and verify the functionality of these mixed-signal systems where significant interaction exists between analog and digital parts. The main motivation for describing the behavioural model (analog and digital) directly in standard VHDL is to make possible the synthesis and fault simulation of the digital part using standard digital tools. Results from simulations carried out using QuickHDL in Mentor-Graphics prove the feasibility of the approach and are in agreement with those obtained experimentally from a Silicon prototype
Keywords :
analogue-digital conversion; fault simulation; hardware description languages; high level synthesis; pipeline processing; Mentor Graphics; QuickHDL; VHDL; behavioural model; circuit synthesis; fault simulation; mixed-signal system; pipeline A/D converter; Analog-digital conversion; Calibration; Circuit faults; Circuit simulation; Circuit synthesis; Circuit testing; Control system synthesis; Digital circuits; Pipelines; Signal synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2000. Proceedings. ISCAS 2000 Geneva. The 2000 IEEE International Symposium on
Conference_Location :
Geneva
Print_ISBN :
0-7803-5482-6
Type :
conf
DOI :
10.1109/ISCAS.2000.858843
Filename :
858843
Link To Document :
بازگشت