DocumentCode :
3523090
Title :
Addressing the systems-in-silicon verification challenge: a new approach to logic verification
Author :
Caplow, Steve ; Sottak, Mike ; Kelf, Dave
Author_Institution :
Cadence Design Syst. Inc., San Jose, CA, USA
fYear :
1996
fDate :
26-28 Feb 1996
Firstpage :
96
Lastpage :
100
Abstract :
The purpose of the paper is to highlight emerging electronic design requirements, and their effect an simulation, and then to describe a new simulation architecture which meets many of the needs discussed. The paper examines the effect of new capabilities offered by silicon vendors on modern IC designs, and then breaks down this effect into design challenges. These challenges are then equated with requirements for HDL simulation. A new simulation architecture is then described which provides the answer to many of the suggested simulation issues
Keywords :
circuit analysis computing; formal verification; hardware description languages; integrated circuit design; HDL simulation; electronic design requirements; logic verification; modern IC designs; silicon vendors; simulation architecture; systems in silicon verification challenge; Consumer electronics; Design methodology; Electronics industry; Hardware design languages; Intellectual property; Logic design; Manufacturing; Product design; Semiconductor device manufacture; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Verilog HDL Conference, 1996. Proceedings., 1996 IEEE International
Conference_Location :
Santa Clara, CA
ISSN :
1085-9403
Print_ISBN :
0-8186-7431-8
Type :
conf
DOI :
10.1109/IVC.1996.496024
Filename :
496024
Link To Document :
بازگشت