Title :
A pipelined hardware architecture of deblocking filter in H.264/AVC
Author :
Chen, Qing ; Zheng, Wei ; Fang, Jian ; Luo, Kai ; Shi, Bing ; Zhang, Ming ; Zhang, Xianmin
Author_Institution :
Inst. of Inf. & Commun. Eng., Zhejiang Univ., Hangzhou
Abstract :
To improve the performance of in-loop deblocking filter in H.264/AVC, this paper proposes a pipelined hardware architecture. A novel transposer design is presented and its hardware cost is reduced by 15% with forwarding logic to shift pixels. Through adopting a filtering order with vertical and horizontal edges processed alternately, on-chip memory is greatly saved and only two 32times32 bits SRAMs are employed as a buffer. The time to prepare and transfer the intermediate data is also reduced, and only 222 clock cycles are required to filter one macroblock. By processing strong and normal mode filtering simultaneously in a 5-stage pipeline, the proposed architecture can work at a maximum clock frequency of 200 MHz under 0.18 mum technology, and meet the real-time filtering requirement of high-definition (1920times1088) video at a frame rate up to 116 frames per second. Moreover, for applications with low power requirement, it only needs a working frequency of 55 MHz to realize real-time decoding of 1920times1088@30fps video.
Keywords :
SRAM chips; buffer storage; decoding; filtering theory; pipeline processing; telecommunication standards; video coding; H.264/AVC; SRAM; deblocking filter; frequency 200 MHz; frequency 55 MHz; pipelined hardware architecture; transposer design; video decoding; Automatic voltage control; Clocks; Costs; Filtering; Filters; Frequency; Hardware; High definition video; Logic design; Pipelines; H.264; deblocking filter; filtering order; pipeline;
Conference_Titel :
Communications and Networking in China, 2008. ChinaCom 2008. Third International Conference on
Conference_Location :
Hangzhou
Print_ISBN :
978-1-4244-2373-6
Electronic_ISBN :
978-1-4244-2374-3
DOI :
10.1109/CHINACOM.2008.4685149