DocumentCode :
3525771
Title :
The implementation of a new 3-D parallel filtering algorithm on the SHARC ADSP21060 platform
Author :
Aziz, M. ; McLernon, Des C. ; Boussakta, S.
fYear :
2003
fDate :
7-9 July 2003
Firstpage :
270
Lastpage :
273
Abstract :
We present the implementation of a new parallel fast filtering algorithm for three-dimensional (3-D) applications on the SHARC DSP platform. The proposed 3-D algorithm eliminates the overhead associated with the overlapping segments in the block-filtering method, and the boundary conditions in parallel filtering implementation, as both the 3-D input and impulse response of the system are decimated by 2 prior to the filtering stage. Due to the nature of the input decimation process, this parallel algorithm solves the problem of limited efficiency in the block filtering when the impulse response is large, and enhances the overall memory distribution of the parallel system. Finally, the efficient implementation of the 3-D fast convolution algorithm on DSP hardware is presented using the 3-D new Mersenne number transform (3-D NMNT).
Keywords :
digital signal processing chips; filtering theory; image processing; parallel algorithms; 3D new Mersenne number transform; 3D parallel filtering algorithm; SHARC ADSP21060 platform; block-filtering method; boundary conditions; image processing; impulse response; memory distribution; parallel algorithm;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Visual Information Engineering, 2003. VIE 2003. International Conference on
ISSN :
0537-9989
Print_ISBN :
0-85296-757-8
Type :
conf
DOI :
10.1049/cp:20030539
Filename :
1341345
Link To Document :
بازگشت