DocumentCode :
3526117
Title :
A low-power frontend system for fetal ECG monitoring applications
Author :
Song, S. ; Rooijakkers, M.J. ; Harpe, P. ; Rabotti, C. ; Mischi, M. ; van Roermund, A.H.M. ; Cantatore, E.
Author_Institution :
Dept. of Electr. Eng., Eindhoven Univ. of Technol., Eindhoven, Netherlands
fYear :
2015
fDate :
18-19 June 2015
Firstpage :
87
Lastpage :
91
Abstract :
This paper presents a three-channel frontend system for fetal monitoring applications which includes three amplification chains, an ADC and all power management circuitry needed to feed the different building blocks from a single 1.4V supply. The specifications of the proposed system (0.38μVrms equivalent input noise, 74.5dB dynamic range and 0.5 to 200Hz signal bandwidth) are determined according to the properties of the fetal electrocardiogram (fECG) signal and realistic user scenarios. A low-power noise-reconfigurable preamplifier topology exploiting power optimization in both voltage and current domain is used, to achieve a Power Efficiency Factor (PEF) of 2.2 for the whole amplification chain. The 12bit SAR ADC is optimized for high resolution and power efficiency. The frontend system is designed in a 0.18μm CMOS process. Simulation results show that that each of the three amplification channels provides a total gain of 60dB a bandwidth of 200Hz, with an input equivalent noise of 0.38μVrms. The ADC provides 11.7bit ENOB and a FoM of 14fJ/step, while its sample speed can vary from 500Hz to 10kHz. The whole system consumes a power of 7.8μW when configured for the fECG application.
Keywords :
CMOS integrated circuits; amplification; analogue-digital conversion; biomedical electronics; electrocardiography; integrated circuit design; low-power electronics; medical signal processing; obstetrics; patient monitoring; power integrated circuits; preamplifiers; satellite computers; CMOS process; ENOB; FoM; PEF; SAR ADC optimization; amplification chain; amplification channel; current domain; dynamic range; equivalent input noise; fECG application; fetal ECG monitoring application; fetal electrocardiogram signal; frequency 0.5 Hz to 200 Hz; gain 60 dB; high resolution; low-power front-end system specification; low-power noise-reconfigurable preamplifier topology; power 7.8 muW; power consumption; power efficiency factor; power management circuitry; power optimization; realistic user scenario; sample speed variation; signal bandwidth; simulation; single voltage supply; size 0.18 mum; three-channel front-end system design; total gain; voltage 1.4 V; voltage domain; Bandwidth; Electrodes; Monitoring; Power demand; Preamplifiers; Signal to noise ratio;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advances in Sensors and Interfaces (IWASI), 2015 6th IEEE International Workshop on
Conference_Location :
Gallipoli
Type :
conf
DOI :
10.1109/IWASI.2015.7184931
Filename :
7184931
Link To Document :
بازگشت