DocumentCode :
3528522
Title :
Wallace-tree based timing-driven synthesis of arithmetic circuits
Author :
Um, Junhyung ; Kim, Tacwhan
Author_Institution :
Dept. of Comput. Sci., Korea Adv. Inst. of Sci. & Technol., Taejon, South Korea
fYear :
1999
fDate :
1999
Firstpage :
89
Lastpage :
94
Abstract :
Wallace-tree style implementations have been proven to be effective schemes for fast computations of arithmetic. This paper generalizes the concept of Wallace´s scheme to include `uneven´ arrival times of input operands of the arithmetic circuit. More specifically, for an arithmetic expression in the circuit, we proposed a synthesis algorithm for solving the problem of transforming the expression into a form of the Wallace-tree structure that leads to a minimal timing of the circuit. This practically enables an extensive utilization of Wallace´s scheme over the arithmetic circuit, thereby reducing the timing of circuit more effectively. Experimental results are provided to show the effectiveness of the proposed algorithm, over the conventional two-step (RTL and logic) optimization
Keywords :
circuit CAD; digital arithmetic; integrated circuit design; integrated logic circuits; logic CAD; timing; Wallace-tree based synthesis; arithmetic circuits; minimal timing; synthesis algorithm; timing-driven synthesis; Arithmetic; Circuit synthesis; High level synthesis; Logic circuits; Optimized production technology; Petroleum; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI and CAD, 1999. ICVC '99. 6th International Conference on
Conference_Location :
Seoul
Print_ISBN :
0-7803-5727-2
Type :
conf
DOI :
10.1109/ICVC.1999.820833
Filename :
820833
Link To Document :
بازگشت