DocumentCode :
3529243
Title :
Optically reconfigurable gate array
Author :
Mumbru, Jose ; Panotopoulos, George ; Psaltis, Demetri ; An, Xin ; Zhou, Gan ; Mok, Fai
Author_Institution :
Dept. of Electr. Eng., California Inst. of Technol., Pasadena, CA, USA
fYear :
2000
fDate :
2000
Firstpage :
84
Abstract :
Summary form only given, as follows. Reconfigurable processors, like the Field Programmable Gate Arrays (FPGAs), open new computational paradigms where the processor is able to tailor its internal structure to better implement a given application. A typical FPGA consists of an array of configurable logic blocks and a mesh of interconnections fully programmable by the user to perform a given application. By just changing its internal connectivity, the FPGA can implement a totally different new function. However in most of the applications, the FPGA is configured only once and used as coprocessor to carry out some highly complex or time-consuming computation. The reason for such limitation is the small communication bandwidth between the FPGA chip and the external memory, usually ROM, where the configuration data is stored. The Optically Programmable Gate Array (OPGA), an enhanced version of a conventional. FPGA, can overcome this problem. The OPGA utilizes a holographic memory accessed by an array of VCSELs to program its logic. The on-chip logic has been complemented with an array of photodetectors to detect the configuration template recorded in the memory. Combining spatial and shift multiplexing to store the configuration pages in the memory, the OPGA module is very compact and has extremely short configuration time allowing for dynamic reconfiguration. The reconfiguration capability of the OPGA can be applied to solve more efficiently problems in pattern recognition and database searches
Keywords :
field programmable gate arrays; optical logic; reconfigurable architectures; VCSELs; database searches; field programmable gate arrays; holographic memory; on-chip logic; optically reconfigurable gate array; pattern recognition; photodetectors; reconfigurable processors; shift multiplexing; spatial multiplexing; time-consuming computation; Bandwidth; Coprocessors; Field programmable gate arrays; Holographic optical components; Holography; Logic arrays; Optical arrays; Programmable logic arrays; Read only memory; Reconfigurable logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Applied Imagery Pattern Recognition Workshop, 2000. Proceedings. 29th
Conference_Location :
Washington, DC
Print_ISBN :
0-7695-0978-9
Type :
conf
DOI :
10.1109/AIPRW.2000.953607
Filename :
953607
Link To Document :
بازگشت