Title :
An efficient turbo decoder architecture for IMT2000
Author :
Jeon, In San ; Song, Bong Seop ; Kim, Kyung Soo ; Cho, Han Jin ; Kim, Whan Woo
Author_Institution :
Micro-Electron. Tech. Lab., Electron. & Telecommun. Res. Inst., Taejon, South Korea
Abstract :
In this paper, we present an efficient architecture of turbo decoder for IMT2000 system. We introduce a base 2 logarithmic maximum a-posteriori algorithm (log2MAP) whose architecture is simpler than that of the conventional natural logarithmic MAP algorithm (logeMAP). With log2MAP, we obtain a `2 function´ which is simpler than the `E function´ used by logeMAP. In order to implement the architecture of the 2 function, we use approximated binary logarithmic algorithm (ABLA) which has been usefully adopted in DSP. Using ABLA, we can reduce the RAM size from 1 kbytes to 96 bytes, which can be implemented using combinational logic gates. Also, we design the simple normalization module by making all the branch metrics to have positive values. We introduce reverse interleaver and deinterleaver to calculate forward and reverse state metric simultaneously. Using our architecture, we obtained BER of 9.79×10 -7 at Eb/No of 2 dB and 5th iterations for constraint length K=4, code rate R=1/2, jumping window of 512 bits and interleaver size of 1144 bits, i.e. data rate of 57.6 kbps
Keywords :
maximum likelihood decoding; turbo codes; DSP; IMT2000 system; approximated binary logarithmic algorithm; base 2 logarithmic maximum a-posteriori algorithm; branch metric; combinational logic gate; deinterleaver; normalization module; reverse interleaver; turbo decoder architecture; Bit error rate; Concatenated codes; Convolutional codes; Decoding; Digital signal processing; Electronic mail; Hardware; Logic gates; Maximum a posteriori estimation; Turbo codes;
Conference_Titel :
VLSI and CAD, 1999. ICVC '99. 6th International Conference on
Conference_Location :
Seoul
Print_ISBN :
0-7803-5727-2
DOI :
10.1109/ICVC.1999.820911