Title :
HD Resolution Intra Prediction Architecture for H.264 Decoder
Author :
Shah, Jimit ; Raghunandan, K.S. ; Varghese, Kuruvilla
Author_Institution :
CEDT, Indian Inst. of Sci., Bangalore, India
Abstract :
High performance video standards use prediction techniques to achieve high picture quality at low bit rates. The type of prediction decides the bit rates and the image quality. Intra Prediction achieves high video quality with significant reduction in bit rate. This paper presents novel area optimized architecture for Intra prediction of H.264 decoding at HDTV resolution. The architecture has been validated on a Xilinx Virtex-5 FPGA based platform and achieved a frame rate of 64 fps. The architecture is based on multi-level memory hierarchy to reduce latency and ensure optimum resources utilization. It removes redundancy by reusing same functional blocks across different modes. The proposed architecture uses only 13% of the total LUTs available on the Xilinx FPGA XC5VLX50T.
Keywords :
data compression; field programmable gate arrays; high definition television; video coding; H.264 decoder; HD resolution intra prediction architecture; HDTV resolution; LUT; Xilinx Virtex-5 FPGA based platform; high performance video standards; high picture quality; multilevel memory hierarchy; Clocks; Computer architecture; Equations; Field programmable gate arrays; Random access memory; Registers; Throughput; 1080p HD; FPGA; H.264 Decoder; Intra prediction; Video Processing; Virtex-5;
Conference_Titel :
VLSI Design (VLSID), 2012 25th International Conference on
Conference_Location :
Hyderabad
Print_ISBN :
978-1-4673-0438-2
DOI :
10.1109/VLSID.2012.55