• DocumentCode
    3531975
  • Title

    A Silicon Testing Strategy for Pulse-Width Failures

  • Author

    Vooka, Srinivas ; Agarwal, Khushboo ; Shrivastava, Abhijeet ; Murthy, Pranav ; Ramakrishnan, Venkatraman

  • Author_Institution
    Texas Instrum. (India) Pvt. Ltd., Bangalore, India
  • fYear
    2012
  • fDate
    7-11 Jan. 2012
  • Firstpage
    352
  • Lastpage
    357
  • Abstract
    With the increasing clock frequencies to multiple Gigahertz and increasing need to achieve it at lower voltages for keeping operating power lower, frequency of operation is not only limited by the data path delay scaling but also by the behavior of clock signals. Failures induced by violation of minimum clock pulse width required, at higher frequencies is more commonly seen due to increased operating frequencies and usage of voltage scaling techniques for achieving higher frequencies [1]. Silicon failures caused by minimum pulse width violation due to clock shrinkage can be due to variety of reasons right from duty cycle distortion at clock generator (PLL) to clock pulse distortion due to slew degradation along the clock path. In this paper authors discuss different techniques that enable us to minimize pulse width failures as the mechanism that limit the frequency of operation of the device. In this paper we propose a simple and novel technique to detect and diagnose pulse width failures. Silicon results from 40nm multi-million gate industrial SoC is presented to indicate the effects of pulse width degradation on performance of the device and to evaluate the effectiveness of the proposed pattern generation technique.
  • Keywords
    clocks; elemental semiconductors; failure analysis; phase locked loops; scaling circuits; silicon; system-on-chip; PLL; Si; clock frequency; clock generator; clock pulse distortion; clock signals; data path delay scaling; duty cycle distortion; multimillion gate industrial SoC; multiple gigahertz; pattern generation; pulse-width failures; silicon testing; size 40 nm; voltage scaling; Clocks; Delay; Frequency conversion; Latches; Logic gates; Testing; Transistors; Pulse shrinkage; clock failures; corner lots; duty cycle; pulse width violation;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI Design (VLSID), 2012 25th International Conference on
  • Conference_Location
    Hyderabad
  • ISSN
    1063-9667
  • Print_ISBN
    978-1-4673-0438-2
  • Type

    conf

  • DOI
    10.1109/VLSID.2012.96
  • Filename
    6167777