DocumentCode
3532032
Title
A Fast Equation Free Iterative Approach to Analog Circuit Sizing
Author
Maji, Supriyo ; Mandal, Pradip
Author_Institution
Dept. of Electron. & Electr. Commun. Eng., Indian Inst. of Technol., Kharagpur, India
fYear
2012
fDate
7-11 Jan. 2012
Firstpage
370
Lastpage
375
Abstract
A fast equation free iterative approach for sizing of analog circuit is proposed. Equation based sizing approach has been popular as it removes time consuming simulation effort. If equations are cast in posynomial inequality format, a special optimization technique called geometric programming(GP) can be deployed. The advantage of formulating the problem in GP form is that, it ensures global optimality and can return the final design point instantly even in the presence of hundreds of equation and thousands of variable. But main limitation comes in deriving performance equations in posynomial inequality format. In this context, we develop one novel methodology for fast sizing of analog circuit. This method does not require any such performance expressions. It is based on the meaningful presentation of only device constraints. Infeasibility is handled iteratively making suitable changes on those constraints. Due to the simplicity of formulation, fully automated flow is achieved.
Keywords
analogue integrated circuits; iterative methods; optimisation; analog circuit sizing; device constraints; fast equation free iterative approach; geometric programming; global optimality; optimization; posynomial inequality format; Analog circuits; Equations; Integrated circuit modeling; Mathematical model; Performance evaluation; Solid modeling; Transistors; analog; circuit; design-centering; device; equation; macromodel; sizing;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Design (VLSID), 2012 25th International Conference on
Conference_Location
Hyderabad
ISSN
1063-9667
Print_ISBN
978-1-4673-0438-2
Type
conf
DOI
10.1109/VLSID.2012.99
Filename
6167780
Link To Document