Title :
Fault Tolerant Dual Basis Multiplier Over GF (2m)
Author :
Lee, Chiou-Yng ; Meher, Pramod Kumar
Author_Institution :
Dept. Comput. Inf. & Network Eng., Lunghwa Univ. of Sci. & Technol., Taoyuan
Abstract :
To fight against fault based side-channel cryptanalysis, a bit-parallel systolic dual basis multiplier using a time redundancy scheme is presented. This scheme is based on the extended dual multiplication to achieve the concurrent error correction (CEC) in the results. Analytical results reveal that our proposed CEC multiplier demands 1.87% space overheads, while the existing multipliers using parity prediction and time/hardware redundancy schemes demand at least 45% space overheads. Moreover, the time overhead of the proposed scheme amounts to only two clock cycles.
Keywords :
Galois fields; cryptography; error correction; fault tolerance; multiplying circuits; redundancy; CEC multiplier; bit-parallel systolic dual basis multiplier; concurrent error correction; extended dual multiplication; fault based side-channel cryptanalysis; fault tolerant dual basis multiplier; parity prediction; time redundancy scheme; time/hardware redundancy schemes; Arithmetic; Circuit faults; Clocks; Cryptography; Error correction; Fault tolerance; Galois fields; Hardware; Polynomials; Redundancy;
Conference_Titel :
Testing and Diagnosis, 2009. ICTD 2009. IEEE Circuits and Systems International Conference on
Conference_Location :
Chengdu
Print_ISBN :
978-1-4244-2587-7
DOI :
10.1109/CAS-ICTD.2009.4960823