DocumentCode :
3533806
Title :
Star-Wheels Network-on-Chip featuring a self-adaptive mixed topology and a synergy of a circuit - and a packet-switching communication protocol
Author :
Göhringer, Diana ; Liu, Bin ; Hübner, Michael ; Becker, Jürgen
Author_Institution :
FGAN-FOM, Germany
fYear :
2009
fDate :
Aug. 31 2009-Sept. 2 2009
Firstpage :
320
Lastpage :
325
Abstract :
Multiprocessor System-on-Chip is a promising realization alternative for the next generation of computing architectures providing the required data processing performance in high performance computing applications. Numerous scientists from industry and academic institutions investigate and develop novel processing elements and accelerators as can be seen in real devices like IBM´s Cell or nVIDIA´s Tesla GPU. Nevertheless, the on-chip communication of these multiple processor elements has to be optimized tailored to the actual requirement of the data to be processed. Network-on-Chip (NoC), Bus-based or even heterogeneous communication on chip often suffer from the fact of being inflexible due to their fixed physical realization. This paper presents a novel approach for a NoC, exploiting circuit-and packed-switched communication as well as a run-time adaptive and heterogeneous topology. An application scenario from image processing exploiting the implemented NoC on an FPGA delivers results like performance data and hardware costs.
Keywords :
circuit switching; network topology; network-on-chip; packet switching; protocols; IBM Cell; academic institution; circuit-switched communication; computing architecture; data processing performance; heterogeneous communication; heterogeneous topology; high performance computing; multiprocessor system-on-chip; nVIDIA Tesla GPU; on-chip communication; packed-switched communication; packet-switching communication protocol; processing elements; run-time adaptive topology; self adaptive mixed topology; star-wheels network-on-chip; Circuit topology; Computer architecture; Data processing; High performance computing; Image processing; Multiprocessing systems; Network topology; Network-on-a-chip; Protocols; Runtime; Dynamic and Partial Reconfiguration; FPGA; Image Processing; Multiprocessor System-on-Chip (MPSoC); Network-on-Chip (NoC);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2009. FPL 2009. International Conference on
Conference_Location :
Prague
ISSN :
1946-1488
Print_ISBN :
978-1-4244-3892-1
Electronic_ISBN :
1946-1488
Type :
conf
DOI :
10.1109/FPL.2009.5272279
Filename :
5272279
Link To Document :
بازگشت