DocumentCode :
3534110
Title :
ULSI design-for-manufacturability: a yield enhancement approach
Author :
Tyagi, Aakash ; Bayoumi, Magdy A.
fYear :
1994
fDate :
16-17 May 1994
Firstpage :
80
Abstract :
Yield enhancement is a quintessential objective of the semiconductor industry. With diminishing feature size and increasing chip area, the amount of “functional” silicon on a chip is too expensive to discard in the event of short- and open-circuit faults. Designing chips with high tolerance against faults, therefore, holds great promise for profitable manufacturing in the semiconductor industry. In this paper, we present an algorithm for integrated circuit yield enhancement in the routing phase of layout synthesis. The focus is on detailed routing. The proposed algorithm reduces layout critical area for short circuits due to two-dimensional spot defects. Critical area reduction is achieved in both horizontal and vertical layers without any penalties on net length or channel density. Results show yield improvement of 15-25% from the application of the proposed algorithms
Keywords :
Circuit faults; Electronics industry; Integrated circuit layout; Integrated circuit synthesis; Integrated circuit yield; Manufacturing; Routing; Semiconductor device manufacture; Time to market; Ultra large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Economics of Design, Test, and Manufacturing, 1994. Proceedings., Third International Conference on the
Conference_Location :
Austin, TX, USA
Print_ISBN :
0-8186-6595-5
Type :
conf
DOI :
10.1109/ICEDTM.1994.496095
Filename :
496095
Link To Document :
بازگشت