DocumentCode :
3534734
Title :
Off-line placement of hardware tasks on FPGA
Author :
Belaid, Ikbel ; Muller, Fabrice ; Benjemaa, Maher
Author_Institution :
CNRS, Univ. of Nice Sophia-Antipolis, Sophia-Antipolis, France
fYear :
2009
fDate :
Aug. 31 2009-Sept. 2 2009
Firstpage :
591
Lastpage :
595
Abstract :
The new tendencies in designing real-time systems indicate that the future applications will be built on reconfigurable hardware devices. These applications require high performance and reasonable flexibility towards user and environment needs. To fulfill these application requirements, the density of heterogeneous resources evolves within these devices. Hence, the complexity of these devices leads to the search of efficient mechanisms to manage hardware resources. The proposed placement methods suffer from issues of fragmentation, tasks rejection, and overheads. This paper focuses on an off-line flow of hardware tasks´ classification that aims at the optimized use of the resources and targets all above mentioned issues.
Keywords :
field programmable gate arrays; FPGA; field programmable gate arrays; hardware resource management; hardware task classification; heterogeneous resource; offline placement; real-time systems; reconfigurable hardware device; Delay; Field programmable gate arrays; Hardware; Heuristic algorithms; Merging; Operating systems; Partitioning algorithms; Real time systems; Resource management; Simulated annealing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2009. FPL 2009. International Conference on
Conference_Location :
Prague
ISSN :
1946-1488
Print_ISBN :
978-1-4244-3892-1
Electronic_ISBN :
1946-1488
Type :
conf
DOI :
10.1109/FPL.2009.5272402
Filename :
5272402
Link To Document :
بازگشت