Title :
Algorithmic partial analog-to-digital conversion in mixed-signal array processors
Author :
Genov, Roman ; Cauwenberghs, Gert
Author_Institution :
Dept. of Electr. & Comput. Eng., Toronto Univ., Ont., Canada
Abstract :
We present an algorithmic analog-to-digital converter (ADC) architecture for large-scale parallel quantization of internally analog variables in externally digital array processors. The converter quantizes and accumulates a binary weighted sequence of partial binary-binary matrix-vector products computed on the analog array, under presentation of bit-serial inputs in descending binary order. The architecture combines algorithmic conversion of the residue, as in a standard algorithmic ADC, with synchronous accumulation of the partial products from the array. In conjunction with row-parallel digital storage of matrix elements in the array, two pipelined architectures are presented to accumulate partial products with common binary weight across rows: row-parallel ADC with digital post-accumulation, and row-cumulative ADC with analog pre-accumulation. Simulation results are presented to quantify the trade-off in precision and area for full-parallel flash, and row-parallel and row-cumulative partial algorithmic, analog-to-digital conversion on the array.
Keywords :
VLSI; analogue-digital conversion; mixed analogue-digital integrated circuits; parallel architectures; pipeline processing; algorithmic partial ADC; analog array; analog pre-accumulation; analog-to-digital conversion; binary weighted sequence; bit-serial inputs; digital post-accumulation; external digital array processors; full-parallel flash conversion; internal analog variables; large-scale parallel quantization; mixed-signal array processors; partial binary-binary matrix-vector products; pipelined architectures; row-cumulative ADC; row-parallel ADC; row-parallel digital storage; synchronous accumulation; Analog computers; Analog-digital conversion; Computer architecture; Data flow computing; Large-scale systems; Machine learning algorithms; Matrix converters; Power dissipation; Quantization; Throughput;
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
DOI :
10.1109/ISCAS.2003.1205677