DocumentCode
3536028
Title
Advanced modelling and parameter extraction of the MOSFET ESD breakdown triggering in the 90nm CMOS node technologies
Author
Vassilev, V. ; Lorenzini, M. ; Jansen, Ph. ; Groeseneken, G. ; Thijs, S. ; Natarajan, M.I. ; Steyaert, M. ; Maes, H.E.
Author_Institution
IMEC, Leuven, Belgium
fYear
2004
fDate
19-23 Sept. 2004
Firstpage
1
Lastpage
9
Abstract
The electro-static discharge (ESD) breakdown mechanism of 90 nm MOSFET n+/pwell devices is described in detail and modelled with a physics based equation set. The newly developed consistent parameter extraction approach allows to overcome the limitations of existing methodologies, which are not applicable for the 90 nm CMOS node device behaviour, and to calibrate precisely the snapback models. These models will help optimising the ESD robust I/O cells, which use 90 nm MOSFET devices as I/O drivers and ESD structures.
Keywords
MOSFET; electrostatic discharge; CMOS node technologies; ESD breakdown; MOSFET; advanced modelling; electro-static discharge; parameter extraction; CMOS technology; Electric breakdown; Electrostatic discharge; Equations; MOSFET circuits; Parameter extraction; Physics; Robustness; Semiconductor device modeling; Tunneling;
fLanguage
English
Publisher
ieee
Conference_Titel
Electrical Overstress/Electrostatic Discharge Symposium, 2004. EOS/ESD '04.
Conference_Location
Grapevine, TX
Print_ISBN
978-1-5853-7063-4
Electronic_ISBN
978-1-5853-7063-4
Type
conf
DOI
10.1109/EOSESD.2004.5272628
Filename
5272628
Link To Document