DocumentCode :
3536414
Title :
Design guidelines for reconfigurable multiplier blocks
Author :
Demirsoy, Süleyman Sirri ; Dempster, Andrew G. ; Kale, Izzet
Author_Institution :
Dept. of Electron. Syst., Westminster Univ., London, UK
Volume :
4
fYear :
2003
fDate :
25-28 May 2003
Abstract :
The newly proposed reconfigurable multiplier blocks offer significant savings in area over the traditional multiplier blocks for time-multiplexed digital filters or any other system where only a subset of the coefficients that can be produced by the multiplier block is needed in a given time. The basic structure comprises a multiplexer connected to at least one input of an adder/subtractor that can generate several partial products, leading to better area utilization. The multiplier block algorithm complexity of a design increases logarithmically as the number of the multiplexers is increased. Design guidelines for the maximum utilization of the reconfigurable multiplier block structures are also presented.
Keywords :
FIR filters; VLSI; digital arithmetic; digital filters; field programmable gate arrays; integrated circuit design; logic design; multiplying circuits; FPGA implementations; adder/subtractor; area utilization; custom VLSI implementations; design guidelines; multiplier block algorithm complexity; partial products; reconfigurable multiplier blocks; time-multiplexed digital filters; Adders; Algorithm design and analysis; Costs; Digital filters; Filter bank; Finite impulse response filter; Guidelines; Multiplexing; Table lookup; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
Type :
conf
DOI :
10.1109/ISCAS.2003.1205831
Filename :
1205831
Link To Document :
بازگشت